

Data Sheet August 1, 2006 FN6325.0

# 3.3V to 20V, Single-Phase PWM Controller with Integrated 2A/4A MOSFET Drivers

The ISL8118 is a single-phase PWM controller featuring an input voltage range of +3.3V to +20V and integrated MOSFET drivers. Utilizing voltage-mode operation with input voltage feed-forward compensation, the ISL8118 maintains a constant loop gain, providing optimal transient response for applications with a wide input operating voltage range.

The output voltage can be precisely regulated down to 0.591V with a system tolerance of ±0.85% over the commercial temperature range and line and load variations. A external reference input is provided to bypass the internal reference for voltage tracking or DDR memory applications. The compact 28 Ld 5x5 QFN package, integrated linear regulator as well as the external linear regulator drive option, integrated differential remote sense amplifier and integrated voltage margining with adjustable upper and lower settings decrease external component count and reduce board space requirements.

Programmable soft-start with pre-biased load capability, adjustable operating frequency from 250kHz to 2MHz, sourcing and sinking overcurrent protection, overvoltage and undervoltage protection, and power-good indication with programmable delay combine to make the ISL8118 a superior choice for many power supply systems.

ISL8118

# **Pinout**



#### Features

- Wide Input Voltage Range: +3.3V to +20V
- High-Speed 2A/4A MOSFET Gate Drivers That Operate from 2.9V to 5.6V
- 0.591V Internal Reference
- · External Reference Input
- Input Voltage Feed-forward Compensation
- · Internal Linear Regulator
- External Linear Regulator Drive Available
- · High System Accuracy:
  - ±0.85% over the range of 0°C to +70°C
  - ±1.25% over the range of -40°C to +85°C
- Programmable Operating Frequency from 250kHz to 2MHz
- Programmable Soft-Start with Pre-biased Load Capability
- Integrated Unity-Gain Differential Remote Sense Amplifier
- · Enable Input with Voltage Monitoring Capability
- Integrated Voltage Margining with Independent Upper and Lower Settings
- Overvoltage and Undervoltage Protection
- Low-Side and High-Side MOSFET Current Sensing
- · Overcurrent Protection for Sourcing and Sinking Currents
- Power-Good Indicator with Programmable Delay
- Compact 28 Ld 5x5 QFN Package
- · Pb-Free Plus Anneal Available (RoHS Compliant)

# **Applications**

- · Telecom and Datacom Servers
- Point of Load Modules
- · Routers and Switchers
- High Current Distributed Power Supplies

# Ordering Information

| PART<br>NUMBER*<br>(Note) | PART<br>MARKING | TEMP.<br>RANGE (°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG.# |
|---------------------------|-----------------|---------------------|----------------------|---------------|
| ISL8118CRZ                | ISL8118CRZ      | 0 to 70             | 28 Ld 5x5 QFN        | L28.5x5       |
| ISL8118IRZ                | ISL8118IRZ      | -40 to 85           | 28 Ld 5x5 QFN        | L28.5x5       |

<sup>\*</sup>Add "-T" suffix for tape and reel.

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

 $\sim$ 

intersil

FN6325.0 August 1, 2006



# Typical Application I (Internal Linear Regulator with Remote Sense)



# Typical Application II (External Linear Regulator without Remote Sense)



# Typical Application III (Dual Data Rate I or II)



# **Absolute Maximum Ratings**

| Input Voltage, VIN, VFF0.3V to +22.0V                                          |
|--------------------------------------------------------------------------------|
| Signal Bias Voltage, VCC0.3V to +6.0V                                          |
| Driver Bias Voltage, PVCC0.3V to +6.0V                                         |
| Boot Voltage, V <sub>BOOT</sub> 0.3 to +36V                                    |
| LX Voltage, V <sub>LX</sub> V <sub>BOOT</sub> - 6V to V <sub>BOOT</sub> + 0.3V |
| Boot to LX Voltage, VBOOT - VLX6V                                              |
| Other Input or Output Voltages0.3V to VCC +0.3V                                |
| ESD Classification                                                             |

# **Thermal Information**

| Thermal Resistance (Notes 1, 2)       | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|---------------------------------------|------------------------|------------------------|
| QFN Package                           | 32                     | 5                      |
| Maximum Junction Temperature          |                        | 150°C                  |
| Maximum Storage Temperature Range     | 6                      | 5°C to 150°C           |
| Maximum Lead Temperature (Soldering 1 | 0s)                    | 300°C                  |

# **Recommended Operating Conditions**

| Input Voltage, VIN, VFF                       | 3.3V to 20V ±10% |
|-----------------------------------------------|------------------|
| Signal Bias Voltage, VCC                      | 2.9V to 5.6V     |
| Driver Bias Voltage, PVCC                     | 2.9V to 5.6V     |
| Boot to LX Voltage (Overcharged), VBOOT - VLX | 6V               |
| Ambient Temperature Range                     | 40°C to 85°C     |
| Junction Temperature Range                    | 40°C to 125°C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

- 1. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features.
- 2.  $\theta_{JC}$ , "case temperature" location is at the center of the package underside exposed pad. See Tech Brief TB379 for details.
- 3. Test conditions identified as "GBD" are guaranteed by design simulation.

# **Electrical Specifications** Recommended Operating Conditions, Unless Otherwise Noted

| PARAMETER                    | SYMBOL               | TEST CONDITIONS                                             | MIN   | TYP      | MAX   | UNITS            |
|------------------------------|----------------------|-------------------------------------------------------------|-------|----------|-------|------------------|
| INPUT SUPPLY CURRENTS        |                      |                                                             |       |          |       |                  |
| Nominal Vin Supply Current   | I <sub>VIN</sub>     | VIN = VCC = PVCC = 5V; Fs = 600kHz,<br>TGATE and BGATE Open | -     | 1        | -     | mA               |
| Nominal VCC Supply Current   | l <sub>VCC</sub>     | VIN = VCC = PVCC = 5V, Fs = 600kHz,<br>TGATE and BGATE Open | -     | 8        | -     | mA               |
| Nominal PVCC Supply Current  | I <sub>PVCC</sub>    | VIN = VCC = PVCC = 5V; Fs = 600kHz,<br>TGATE and BGATE Open | -     | 5        | -     | mA               |
| Shutdown VIN Supply Current  | I <sub>VIN_S</sub>   | EN = 0V, VCC = PVCC = VIN = 5V                              | -     | 1        | -     | mA               |
| Shutdown VCC Supply Current  | I <sub>PVCC_S</sub>  | EN = 0V, VCC = PVCC = VIN = 5V                              | -     | 7        | -     | mA               |
| Shutdown PVCC Supply Current | l <sub>VCC_S</sub>   | EN = 0V, VCC = PVCC = VIN = 5V                              | -     | 1        | -     | mA               |
| ENABLE                       |                      |                                                             |       |          |       |                  |
| Input Reference Voltage      | V <sub>EN_REF</sub>  |                                                             | 0.480 | 0.496    | 0.512 | V                |
| Hysteresis Source Current    | I <sub>EN_HYS</sub>  |                                                             | 7     | 10       | 15    | μА               |
| Maximum Input Voltage        | V <sub>EN</sub>      |                                                             | -     | VCC+0.3  | -     | V                |
| OSCILLATOR                   |                      |                                                             |       |          |       |                  |
| Nominal Frequency Range      | OSC <sub>RANGE</sub> | GBD                                                         | 250   | -        | 2000  | kHz              |
| Total Variation              | ∆OSC <sub>COM</sub>  | FSET = 250kHz, 600kHz, VFF = 3.3V to 20V                    | -17   | -        | +17   | %                |
|                              | ∆OSC <sub>IND</sub>  | FSET = 250kHz, 600kHz, VFF = 3.3V to 20V                    | -22   | -        | +22   | %                |
| Ramp Amplitude               | ΔV <sub>OSC</sub>    |                                                             | -     | 0.16*VFF | -     | V <sub>P-P</sub> |
| Ramp Bottom                  | V <sub>OSC_MIN</sub> |                                                             | -     | 1.0      | -     | V                |
| Minimum Usable VFF Voltage   | VFF                  | VCC = 5V                                                    | -     | 3.3      | -     | V                |
| POWER-ON RESET               |                      |                                                             |       | <u> </u> |       |                  |
| Rising VCC Threshold         | POR <sub>VCC_R</sub> |                                                             | -     | -        | 2.90  | V                |
| Falling VCC Threshold        | POR <sub>VCC_F</sub> |                                                             | 2.58  | -        | -     | V                |

# Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted (Continued)

| PARAMETER                     | SYMBOL                  | TEST CONDITIONS                                          | MIN   | TYP     | MAX      | UNITS |
|-------------------------------|-------------------------|----------------------------------------------------------|-------|---------|----------|-------|
| VCC Hysteresis                | POR <sub>VCC_H</sub>    |                                                          | 184   | 202     | 217      | mV    |
| Rising PVCC Threshold         | POR <sub>PVCC_R</sub>   |                                                          | -     | -       | 2.90     | V     |
| Falling PVCC Threshold        | POR <sub>PVCC_F</sub>   |                                                          | 2.58  | -       | -        | V     |
| PVCC Hysteresis               | POR <sub>PVCC_H</sub>   |                                                          | 187   | 204     | 223      | mV    |
| Rising VFF Threshold          | POR <sub>VFF_R</sub>    |                                                          | -     | -       | 1.54     | ٧     |
| Falling VFF Threshold         | POR <sub>VFF_F</sub>    |                                                          | 1.35  | -       | -        | V     |
| VFF Hysteresis                | POR <sub>VFF_H</sub>    |                                                          | 124   | 135     | 146      | mV    |
| REFERENCE                     | 1                       |                                                          |       |         | 1        |       |
| Reference Voltage             | V <sub>REF_COM</sub>    | T <sub>A</sub> = 0°C to 70°C                             | 0.586 | 0.591   | 0.595    | V     |
|                               | V <sub>REF_IND</sub>    | T <sub>A</sub> = -40°C to 85°C                           | 0.584 | 0.591   | 0.596    | V     |
| System Accuracy               | V <sub>SYS_COM</sub>    | T <sub>A</sub> = 0°C to 70°C                             | -0.85 | -       | 0.70     | %     |
|                               | V <sub>SYS_IND</sub>    | T <sub>A</sub> = -40°C to 85°C                           | -1.20 | -       | 0.85     | %     |
| REFERENCE TRACKING            |                         |                                                          | +     | +       | +        |       |
| Input Voltage Range           | V <sub>REFIN</sub>      |                                                          | 0.07  | -       | VCC-1.8V | V     |
| External Reference Offset     | V <sub>REFIN_OS</sub>   | REFIN = 0.6V                                             | -1.2  | 0       | 1.8      | mV    |
| Maximum Drive Current         | I <sub>REFOUT</sub>     | $C_L = 1\mu F$ , VCC = 5V, REFOUT = 1.25V                | -     | 19      | -        | mA    |
| Output Voltage Range          | V <sub>REFOUT</sub>     | C <sub>L</sub> = 1μF                                     | 0.01  | -       | VCC-1.8V | V     |
| Maximum Output Voltage Offset | V <sub>REFOUT_OS</sub>  | $C_L = 1\mu F$ REFOUT = 1.25V                            | -6    | -       | 9        | mV    |
| Minimum Load Capacitance      | C <sub>REFOUT_MIN</sub> | REFOUT = 1.25V                                           | -     | 1.0     | -        | μF    |
| Input Disable Voltage         | V <sub>REFIN_DIS</sub>  |                                                          | -     | VCC     | -        | V     |
| ERROR AMPLIFIER               |                         |                                                          |       | -1      | 1        |       |
| DC Gain                       |                         | $R_L = 10k$ , $C_L = 100p$ , at COMP Pin                 | -     | 88      | -        | dB    |
| Unity Gain-Bandwidth          | UGBW                    | R <sub>L</sub> = 10k, C <sub>L</sub> = 100p, at COMP Pin | -     | 15      | -        | MHz   |
| Slew Rate                     | SR                      | R <sub>L</sub> = 10k, C <sub>L</sub> = 100p, at COMP Pin | -     | 6       | -        | V/µs  |
| DIFFERENTIAL AMPLIFIER        | 1                       |                                                          |       | I       | 1        |       |
| DC Gain                       | UG                      | Standard Instrumentation Amplifier                       | -     | 0       | -        | dB    |
| Unity Gain Bandwidth          | UGBW                    |                                                          | -     | 20      | -        | MHz   |
| Slew Rate                     | SR                      | COMP = 10pF                                              | -     | 10      | -        | V/μs  |
| Offset                        |                         |                                                          | -3    | 0       | 3        | mV    |
| Negative Input Source Current | I <sub>VSENSN</sub>     |                                                          | -     | 6       |          | μА    |
| Input Common Mode Range Max   |                         |                                                          | -     | VCC-1.8 | -        | V     |
| Input Common Mode Range Min   |                         |                                                          | -     | -0.2    | -        | V     |
| VSENSN Disable Voltage        | V <sub>VSEN_DIS</sub>   |                                                          | -     | VCC     | -        | V     |
| OPERATIONAL TRANSCONDUC       | TANCE AMPLIFIE          | ER (OTA)                                                 |       | I       | 1        |       |
| DC Gain                       |                         | $C_{SS} = 0.1 \mu F$ , at SS Pin                         | -     | 88      | -        | dB    |
| Drive Capability              |                         | C <sub>SS</sub> = 0.1μF, at SS Pin                       | 28    | 38      | 50       | μА    |
| PWM                           | 1                       |                                                          |       | 1       | 1        | 1     |
| Maximum Duty Cycle            | D <sub>MAX</sub>        | Leading and Trailing-edge Modulation                     | -     | 100     | -        | %     |
| Minimum Duty Cycle            | D <sub>MIN</sub>        | Leading and Trailing-edge Modulation                     | -     | 0       | -        | %     |
| GATE DRIVERS                  |                         |                                                          | "     | •       | •        |       |
| TGATE Source Resistance       | R <sub>TGATE</sub>      | 500mA Source Current, PVCC = 5.0V                        | -     | 1.0     | -        | Ω     |

FN6325.0 August 1, 2006 intersil

# Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted (Continued)

| PARAMETER                                          | SYMBOL                  | TEST CONDITIONS                                                               | MIN  | TYP   | MAX   | UNITS           |
|----------------------------------------------------|-------------------------|-------------------------------------------------------------------------------|------|-------|-------|-----------------|
| TGATE Source Saturation Current                    | ITGATE                  | V <sub>TGATE-LX</sub> = 2.5V, PVCC = 5.0V                                     | -    | 2.0   | -     | Α               |
| TGATE Sink Resistance                              | R <sub>TGATE</sub>      | 500mA Sink Current, PVCC = 5.0V                                               | -    | 1.0   | -     | Ω               |
| TGATE Sink Saturation Current                      | I <sub>TGATE</sub>      | V <sub>TGATE-LX</sub> = 2.5V, PVCC = 5.0V                                     | -    | 2.0   | -     | Α               |
| Bgate Source Resistance                            | R <sub>BGATE</sub>      | 500mA Source Current, PVCC = 5.0V                                             | -    | 1.0   | -     | Ω               |
| Bgate Source Saturation Current                    | I <sub>BGATE</sub>      | V <sub>BGATE</sub> = 2.5V, PVCC = 5.0V                                        | -    | 2.0   | -     | Α               |
| Bgate Sink Resistance                              | R <sub>BGATE</sub>      | 500mA Sink Current, PVCC = 5.0V                                               | -    | 0.4   | -     | Ω               |
| Bgate Sink Saturation Current                      | I <sub>BGATE</sub>      | V <sub>BGATE</sub> = 2.5V, PVCC = 5.0V                                        | -    | 4.0   | -     | Α               |
| INTERNAL LINEAR REGULATOR                          |                         |                                                                               |      |       |       |                 |
| Maximum Current                                    | I <sub>VIN</sub>        |                                                                               | -    | 200   | -     | mA              |
| Saturated Equivalent Impedance                     | R <sub>LIN</sub>        | VIN = 3.3V                                                                    | -    | 2     | 3.25  | Ω               |
| Linear Regulator Voltage                           | PVCC                    | VIN = 22V, Load = 0 to 100mA                                                  | 5.42 | 5.6   | 5.72  | V               |
| EXTERNAL LINEAR REGULATOR                          | ₹                       |                                                                               |      |       |       |                 |
| Maximum Sinking Drive Current                      | EXDRV                   |                                                                               | 0.25 | -     | 0.9   | mA              |
| OVERCURRENT PROTECTION (C                          | OCP)                    |                                                                               |      |       |       |                 |
| Bottom Side OCP (BSOC) Current                     | I <sub>BSOC</sub>       | BSOC = 0V to Vcc - 1.0V, T <sub>A</sub> = 0°C to 70°C                         | 79   | 98    | 118   | μА              |
| Source                                             |                         | BSOC = 0V to Vcc - 1.0V, T <sub>A</sub> = -40°C to 85°C                       | 76   | 98    | 122   | μА              |
| BSOC Maximum Offset Error                          | I <sub>BSOC_OFSET</sub> | Vcc = 2.9V and 5.6V T <sub>SAMPLE</sub> < 10μs                                | -    | ±2    | -     | mV              |
| Top Side OCP (TSOC) Current                        | I <sub>TSOC</sub>       | TSOC = 0.8V to 22V T <sub>A</sub> = 0°C to 70°C                               | 92   | 100   | 112   | μА              |
| Source                                             |                         | TSOC = 0.8V to 22V T <sub>A</sub> = -40°C to 85°C                             | 92   | 100   | 115   |                 |
|                                                    | I <sub>TSOC_LOW</sub>   | TSOC = 0.3V to 0.8V                                                           | 86   | -     | 115   | μА              |
| TSOC Maximum Offset Error                          | I <sub>TSOC_OFSET</sub> | VCC = 2.9V and 5.5V T <sub>SAMPLE</sub> < 10μs                                | -    | ±2    | -     | mV              |
| POWER GOOD MONITOR                                 |                         |                                                                               |      | 1     | 1     | -4              |
| Undervoltage Rising Trip Point                     | V <sub>UVR</sub>        |                                                                               | -7%  | -9%   | -11%  | V <sub>SS</sub> |
| Undervoltage Falling Trip Point                    | V <sub>UVF</sub>        |                                                                               | -13% | -15%  | -17%  | V <sub>SS</sub> |
| Overvoltage Rising Trip Point                      | V <sub>OVR</sub>        |                                                                               | 13%  | 15%   | 17%   | V <sub>SS</sub> |
| Overvoltage Falling Trip Point                     | VovF                    |                                                                               | 7%   | 9%    | 11%   | V <sub>SS</sub> |
| PGOOD Delay                                        | T <sub>PGDLY</sub>      | C <sub>PGDLY</sub> = 0.1μF                                                    | -    | 5     | -     | ms              |
| PGOOD Delay Source Current                         | I <sub>PGDLY</sub>      |                                                                               | 27   | 30    | 33    | μА              |
| PGOOD Delay Threshold Voltage                      | V <sub>PGDLY</sub>      |                                                                               | 1.44 | 1.48  | 1.56  | V               |
| PGOOD Low Output Voltage                           | I <sub>PG_LOW</sub>     | I <sub>PGOOD</sub> = 5mA                                                      | -    | -     | 0.200 | V               |
| Maximum Sinking Current                            | I <sub>PG_MAX</sub>     | V <sub>PGOOD</sub> = 0.8V                                                     | 10   | -     | -     | mA              |
| Maximum Open Drain Voltage                         | V <sub>PG_MAX</sub>     | VCC = 3.3V                                                                    | -    | 6     | -     | V               |
| MARGINING CONTROL                                  |                         |                                                                               |      | 1     | I.    | -4              |
| Minimum Margining Voltage of<br>Internal Reference | V <sub>MARG</sub>       | $R_{MARG}$ = 10kΩ, $R_{OFSN}$ = 6.01kΩ, MAR_CRTL = 0V                         | -185 | -197  | -208  | mV              |
| Maximum Margining Voltage of<br>Internal Reference | $V_{MARG}$              | $R_{MARG}$ = 10k $\Omega$ , $R_{OFSP}$ = 6.01k $\Omega$ , MAR_CRTL = VCC      | 185  | 197   | 208   | mV              |
| Margining Transfer Ratio                           | N <sub>MARG</sub>       | N <sub>MARG</sub> = (V <sub>OFSN</sub> -V <sub>OFSP</sub> )/V <sub>MARG</sub> | 4.9  | 5     | 5.1   |                 |
| Positive Margining Threshold                       | MARGIN                  |                                                                               | -    | 1.5   | -     | V               |
| Negative Margining Threshold                       | MARGIN                  |                                                                               | -    | 0.8   | -     | V               |
| Tri-state Input Level                              | MARGIN                  | Disable Mode                                                                  | -    | 1.325 | -     | V               |

# Functional Pin Description

# VSENSP (Pin 1)

This pin provides differential remote sense for the ISL8118. It is the positive input of a standard instrumentation amplifier topology with unity gain, and should connect to the positive rail of the load/processor. The voltage at this pin should be set equal to the internal system reference voltage (0.591V typical.)

#### VSENSN (Pin 2)

This pin provides differential remote sense for the regulator. It is the negative input of the instrumentation amplifier, and should connect to the negative rail of the load/processor. Typically  $6\mu A$  is sourced from this pin. The output of the remote sense buffer is disabled (High Impedance) by pulling VSENSN to VCC.

#### REFOUT (Pin 3)

This pin connects to the unmargined system reference through an internal buffer. It has a 19mA drive capability with an output common mode range of GND to VCC. The REFOUT buffer requires at least  $1\mu F$  of capacitive loading to be stable. This pin should not be left floating.

# REFIN (Pin 4)

When the external reference pin (REFIN) is NOT within ~800mV of VCC, the REFIN pin is used as the system reference instead of the internal 0.591V reference. The recommended REFIN input voltage range is ~60mV to VCC - 1.8V.

#### SS (Pin 5)

This pin provides softstart functionality for the ISL8118. A capacitor connected to ground along with the internal  $38\mu A$  Operational Transconductance Amplifier (OTA), sets the soft-start interval of the converter. This pin is directly connected to the non-inverting input of the Error Amplifier. To prevent noise injection into the error amplifier the SS capacitor should be located within 150 mils of the SS and GND pins.

#### OFSP (Pin 6)

This pin sets the positive margining offset voltage. Resistors should be connected to GND ( $R_{OFSP}$ ) and OFSN ( $R_{MARG}$ ) from this pin. With MARGIN logic low, the internal 0.591V reference is developed at the OFSP pin across resistor  $R_{OFSP}$ . The voltage on OFSP is driven from OFSN through  $R_{MARG}$ . The resulting voltage differential between OFSP and OFSN is divided by 5 and imposed on the system reference. The maximum designed offset of 1V between OFSP and OFSN pins translates to a 200mV offset.

#### OFSN (Pin 7)

This pin sets the negative margining offset voltage. Resistors should be connected to GND ( $R_{OFSN}$ ) and OFSP ( $R_{MARG}$ ) from this pin. With MARGIN logic low, the internal 0.591V reference is developed at the OFSN pin across resistor  $R_{OFSN}$ . The voltage on OFSN is driven from OFSP through  $R_{MARG}$ . The resulting voltage differential between OFSP and OFSN is divided by 5 and imposed on the system reference. The maximum designed offset of -1V between OFSP and OFSN pins translates to a -200mV offset of the system reference.

# VCC (Pin 8, Analog Circuit Bias)

This pin provides power for the ISL8118 analog circuitry. The pin should be connected to a 2.9V to 5.6V bias through an RC filter from PVCC to prevent noise injection into the analog circuitry. This pin can be powered off the internal or external linear regulator options.

#### MARGIN (Pin 9)

The MARGIN pin controls margining function, a logic high enables positive margining, a logic low sets negative margining, a high impedance disables margining.

#### PGDLY (Pin 10)

Provides the ability to delay the output of the PGOOD assertion by connecting a capacitor from this pin to GND. A  $0.1\mu F$  capacitor produces approximately a 5ms delay.

#### **PGOOD** (Pin 11)

Provides an open drain Power Good signal when the output is within 9% of nominal output regulation point with 6% hysteresis (15%/9%), and after soft-start is complete. PGOOD monitors the VDIFF pin.

#### EN (Pin 12)

This pin is compared with an internal 0.49V reference and enables the soft-start cycle. This pin also can be used for voltage monitoring. A  $10\mu A$  current source to GND is active while the part is disabled, and is inactive when the part is enabled. This provides functionality for programmable hysteresis when the EN pin is used for voltage monitoring.

# VFF (Pin 13)

The voltage at this pin is used for input voltage feed forward compensation and sets the internal oscillator ramp peak to peak amplitude at 0.16\*VFF. An external RC filter may be required at this pin in noisy input environments. The minimum recommended VFF voltage is 2.97V.

# VIN (Pin 14, Internal Linear Regulator Input)

This pin should be tied directly to the input rail when using the internal or external linear regulator options. It provides power to the External/Internal Linear drive circuitry. When used with an external 3.3V to 5V supply, this pin should be tied directly to PVCC.

FN6325.0
August 1, 2006

#### EXDRV (Pin 15, External Linear Regulator Drive)

This pin allows the use of an external pass element to power the IC for input voltages above 5.0V. It should be connected to GND when using an external 5V supply or the internal linear regulator. When using the external linear regulator option, this pin should be connected to the gate of a PMOS pass element, a pull-up resistor must be connected between the PMOS device's gate and source for proper operation.

#### PVCC (Pin 16, Driver Bias Voltage)

This pin is the output of the internal series linear regulator. It also provides the bias for both bottom side and top side MOSFET drivers. The maximum voltage differential between PVCC and PGND is 6V. Its recommended operational voltage range is 2.9V to 5.6V. At minimum a  $10\mu F$  capacitor is required for decoupling PVCC to PGND. For proper operation the PVCC capacitor must be within 150 mils of the PVCC and the PGND pins and must be connected to these pins with dedicated traces.

# BGATE (Pin 17)

This pin provides the drive for the bottom side MOSFET and should be connected to its gate.

#### PGND (Pin 18, Power Ground)

This pin connects to the bottom side MOSFET's source and provides the ground return path for the lower MOSFET driver and internal power circuitries. In addition, PGND is the return path for the bottom side MOSFET's  $r_{DS(ON)}$  current sensing circuit.

# LX (Pin 19)

This pin connects to the source of the top side MOSFET and the drain of the bottom side MOSFET. This pin represents the return path for the top side gate driver. During normal switching, this pin is used for top side and bottom side current sensing.

#### TGATE (Pin 20)

This pin provides the drive for the top side MOSFET and should be connected to its gate.

# **BOOT** (Pin 21)

This pin provides the bootstrap bias for the top side driver. The absolute maximum voltage differential between BOOT and LX is 6.0V (including the voltage added due to the overcharging of the bootstrap capacitor); its operational voltage range is 2.5V to 5.6V with respect to LX. It is recommended that a 2.2 $\Omega$  resistor be placed in series with the bootstrap diode to prevent over charging of the BOOT capacitor during normal operation.

#### TSOC (Pin 22)

The top side sourcing current limit is set by connecting this pin with a resistor and capacitor to the drain of the top side MOSEFT. A  $100\mu\text{A}$  current source develops a voltage across the resistor which is then compared with the voltage developed across the top side MOSFET. An initial ~120ns blanking period is used to eliminate sampling error due to the switching noise before the current is measured.

#### BSOC (Pin 23)

The bottom side source and sinking current limit is set by placing a resistor ( $R_{BSOC}$ ) and capacitor between this pin and PGND. A  $100\mu\text{A}$  current source develops a voltage across  $R_{BSOC}$  which is then compared with the voltage developed across the bottom side MOSFET when on. The sinking current limit is set at 1x of the nominal sourcing limit in ISL8118. An initial ~120ns blanking period is used to eliminate the sampling error due to switching noise before the current is measured.

# FSET (Pin 24)

This pin provides oscillator switching frequency adjustment by placing a resistor (R<sub>FSET</sub>) from this pin to GND.

#### COMP (Pin 25)

This pin is the error amplifier output. It should be connected to the FB pin through the desired compensation network.

#### FB (Pin 26)

This pin is the inverting input of the error amplifier and has a maximum usable voltage of VCC-1.8V. When using the internal differential remote sense functionality, this pin should be connected to VDIFF by a standard feedback network. In the event the remote sense buffer is disabled, the VDIFF pin should be connected to VOUT by a resistor divider along with FB's compensation network.

#### GND (Pin 27, Analog Ground)

Signal ground for the IC. All voltage levels are measured with respect to this pin. This pin should not be left floating.

#### VDIFF (Pin 28)

This pin is the output of the differential remote sense instrumentation amplifier. It is connected internally to the OV/UV/PGOOD comparators. The VDIFF pin should be connected to the FB pin by a standard feedback network. In the event of the remote sense buffer is disabled, the VDIFF pin should be connected to VOUT by a resistor divider along with FB's compensation network. An RC filter should be used if VDIFF is to be connected directly to FB instead of to VOUT through a separate resistor divider network.

#### GND (Bottom Side Pad, Analog Ground)

Signal ground for the IC. All voltage levels are measured with respect to this pin. This pin should not be left floating.

# Functional Description

#### Initialization

The ISL8118 automatically initializes upon receipt of power without requiring any special sequencing of the input supplies. The Power-On Reset (POR) function continually monitors the input supply voltages (PVCC,VFF, VCC) and the voltage at the EN pin. Assuming the EN pin is pulled to above ~0.49V, the POR function initiates soft-start operation after all input supplies exceed their POR thresholds.

HIGH = ABOVE POR; LOW = BELOW POR



FIGURE 1. SOFT-START INITIALIZATION LOGIC

With all input supplies above their POR thresholds, driving the EN pin above 0.49V initiates a soft-start cycle. In addition to normal TTL logic, the enable pin can be used as a voltage monitor with programmable hysteresis through the use of the internal  $10\mu A$  sink current and an external resistor divider. This feature is especially designed for applications that have input rails greater than a 3.3V and require specific input rail POR and Hysteresis levels for better undervoltage protection. Consider for a 12V application choosing  $R_{UP}=100k\Omega$  and  $R_{DOWN}=5.76k\Omega$  there by setting the rising threshold (VEN\_RTH) to 10V and the falling threshold (VEN\_FTH) to 9V, for 1V of hysteresis (VEN\_HYS). Care should be taken to prevent the voltage at the EN pin from exceeding VCC when using the programmable UVLO functionality.



$$R_{UP} = \frac{V_{EN\_HYS}}{I_{EN\_HYS}}$$

$$R_{DOWN} = \frac{R_{UP} \bullet V_{EN\_REF}}{V_{EN\_FTH} - V_{EN\_REF}}$$

FIGURE 2. ENABLE POR CIRCUIT

11

#### Soft-start

The POR function activates the internal 38µA OTA which begins charging the external capacitor (CSS) on the SS pin to a target voltage of VCC. The ISL8118's soft-start logic continues to charge the SS pin until the voltage on COMP exceeds the bottom of the oscillator ramp, at which point, the driver outputs are enabled, with the bottom side MOSFET first being held low for 200ns to provide for charging of the bootstrap capacitor. Once the driver outputs are enabled, the OTA's target voltage is then changed to the margined (if margining is being used) reference voltage (V<sub>REF MARG</sub>), and the SS pin is ramped up or down accordingly. This method reduces start-up surge currents due to a pre-charged output by inhibiting regulator switching until the control loop enters its linear region. By ramping the positive input of the error amplifier to VCC and then to V<sub>REF MARG</sub>, it is even possible to mitigate surge currents from outputs that are pre-charged above the set output voltage. As the SS pin connects directly to the non-inverting input of the Error Amplifier, noise on this pin should be kept to a minimum through careful routing and part placement. To prevent noise injection into the error amplifier the SS capacitor should be located within 150 mils of the SS and GND pins. Soft-start is declared done when the drivers have been enabled and the SS pin is within ±3mV of VRFF MARG-

#### **Power Good**

The power good comparator references the voltage on the soft-start pin to prevent accidental tripping during margining. The trip points are shown on Figure 3. Additionally, power good will not be asserted until after the completion of the soft-start cycle. A  $0.1\mu F$  capacitor at the PGDLY pin will add an additional ~5ms delay to the assertion of power good. PGDLY does not delay the deassertion of power good.



FIGURE 3. UNDERVOLTAGE-OVERVOLTAGE WINDOW

$$T_{PGDLY} = C_{PGDLY} \cdot \frac{1.5V}{30\mu A}$$

#### **Under and Overvoltage Protection**

The Undervoltage (UV) and Overvoltage (OV) protection circuitry compares the voltage on the VDIFF pin with the reference that tracks with the margining circuitry to prevent accidental tripping. UV and OV functionality is not enabled until the end of soft-start.

An OV event is detected asynchronously and causes the top side MOSFET to turn off, the bottom side MOSFET to turn on (effectively a 0% duty cycle), and PGOOD to pull low. The regulator stays in this state and overrides sourcing and sinking OCP protections until the OV event is cleared.

A UV event is detected asynchronously and results in the PGOOD pulling low.

#### **Overcurrent Protection**

The ISL8118 monitors both the top side MOSFET and bottom side MOSFET for overcurrent events. Dual sensing allows the ISL8118 to detect overcurrent faults at the very low and very high duty cycles that can result from the ISL8118's wide input range. The OCP function is enabled with the drivers at start-up and detects the peak current during each sensing period. A resistor and a capacitor between the BSOC pin and GND set the bottom side source and sinking current limits. A 100µA current source develops a voltage across the resistor which is then compared with the voltage developed across the bottom side MOSFET at conduction mode. The measurement comparator uses offset correcting circuitry to provide precise current measurements with roughly ±2mV of offset error. An ~120ns blanking period, implemented on the upper and lower MOSFET current sensing circuitries, is used to reduce the current sampling error due to the leading-edge switching noise. An additional 120ns low pass filter is used to further reduce measurement error due to noise. In sourcing current applications, the BSOC voltage is inverted and compared with the voltage across the MOSFET while on. When this voltage exceeds the BSOC set voltage, a sourcing OCP fault is triggered. A 1000pF or greater filter capacitor should be used in parallel with R<sub>BSOC</sub> to prevent on chip parasitics from impacting the accuracy of the OCP measurement.

#### **Simple Bottom Side OCP Equation**

$$R_{BSOC} = \frac{I_{OC\_SOURCE} \bullet r_{DS(ON)Botside}}{100 \mu A}$$

#### **Detailed Bottom Side OCP Equations**

$$R_{BSOC} = \frac{\left(I_{OC\_SOURCE} + \frac{\Delta I}{2}\right) \bullet r_{DS(ON)B}}{I_{BSOC} \bullet N_{B}}$$

$$\Delta I = \frac{V_{\text{IN}} - V_{\text{OUT}}}{F_{\text{S}} L} \bullet \frac{V_{\text{OUT}}}{V_{\text{IN}}}$$

$$I_{\text{OC\_SINK}} = \frac{I_{\text{BSOC}} \bullet N_{\text{B}} \bullet R_{\text{BSOC}}}{r_{\text{DS(ON)B}}} - \frac{\Delta I}{2}$$

 $N_{R}$  = Number of Bottom side MOSFETs

The ISL8118's sinking current limit is set to the same voltage as its sourcing limit. In sinking applications, when the voltage across the MOSFET is greater than the voltage developed across the resistor (R<sub>BSOC</sub>) a sinking OCP event is triggered. To avoid non-synchronous operation at light load, the peak to peak output inductor ripple current should not be greater than twice of the sinking current limit.

The top side sourcing current limit is set by connecting the TSOC pin with a resistor ( $R_{TSOC}$ ) and a capacitor to the drain of the top side MOSEFT. A  $100\mu A$  current source develops a voltage across the resistor which is then compared with the voltage developed across the top side MOSFET while on. When the voltage drop across the MOSFET exceeds the voltage drop across the resistor, a sourcing OCP event occurs. A 1000pF or greater filter capacitor should be used in parallel with  $R_{TSOC}$  to prevent on chip parasitics from impacting the accuracy of the OCP measurement and to smooth the voltage across  $R_{TSOC}$  in the presence of switching noise on the input bus.

Sourcing OCP faults cause the regulator to disable (TGATE and BGATE drives pulled low, PGOOD pulled low, soft-start capacitor discharged) itself for a fixed period of time after which a normal soft-start sequence is initiated. The period of time the regulator waits before attempting a soft-start sequence is set by three charge and discharge cycles of the soft-start capacitor.

# **Simple Top Side OCP Equation**

$$R_{TSOC} = \frac{I_{OC\_SOURCE} \cdot r_{DS(ON)T}}{100 \mu A}$$

#### **Detailed Top Side OCP Equation**

$$R_{TSOC} = \frac{\left(I_{OC\_SOURCE} + \frac{\Delta I}{2}\right) \bullet r_{DS(ON)T}}{I_{TSOC} \bullet N_{T}}$$

 $N_T$  = Number of top side MOSFETs

Sinking OCP faults cause the bottom side MOSFET drive to be disabled, effectively operating the ISL8118 in a non-synchronous manner. The fault is maintained for three clock cycles at which point it is cleared and normal operation is restored. OVP fault implementation overrides sourcing and sinking OCP events, immediately turning on the bottom side MOSFET and turning off the top side MOSFET. The OC trip point varies mainly due to the MOSFETs  $r_{DS(ON)}$  variations and system noise. To avoid overcurrent tripping in the normal operating load range, find the  $r_{TSOC}$  and/or  $r_{BSOC}$  resistor from the previous detailed equations with:

- 1. Maximum r<sub>DS(ON)</sub> at the highest junction temperature;
- 2. Minimum I<sub>BSOC</sub> and/or I<sub>TSOC</sub> from specification table;
- Determine the overcurrent trip point greater than the maximum output continuous current at maximum inductor ripple current.

#### Frequency Programming

By tying a resistor to GND from FSET pin, the switching frequency can be set between 250kHz and 2MHz.

#### Oscillator/VFF

The Oscillator is a triangle waveform, providing for leading and falling edge modulation. The bottom of the oscillator waveform is set at 1.0V. The ramp's peak to peak amplitude is determined from the voltage on the VFF (Voltage Feed Forward) pin by the equation: DVosc = 0.16\*VFF. An internal RC filter of  $233k\Omega$  and 2pF (341kHz) provides filtering of the VFF voltage. An external RC filter may be required to augment this filter in the event that it is insufficient to prevent noise injection or control loop interactions. Voltages below 2.9V on the VFF pin may result in undesirable operation due to extremely small peak to peak oscillator waveforms. The oscillator waveform should not exceed VCC -1.0V. For high VFF voltages the internal/external 5.6V linear regulator should be used. 5.6V on VCC provides sufficient headroom for 100% duty cycle operation when using the maximum VFF voltage of 22V. In the event of sustained 100% duty cycle operation, defined as 32 clock cycles where no BG pulse is detected, BG will be pulsed on to refresh the design's Bootstrap capacitor.



$$Fs[Hz] \approx 1.178 \times 10^{10} \bullet R_T [\Omega]^{-0.973}$$
 (R<sub>T</sub> TO GND)

#### Internal Series Linear Regulator

The VIN pin is connected to PVCC with a  $2\Omega$  internal series linear regulator, which is internally compensated. The external Series Linear regulator option should be used for applications requiring pass elements of less than  $2\Omega.$  When using the internal regulator, the EXDRV pin should be connected directly to GND. The PVCC and VIN pins should have a bypasses capacitor (at least 10µF on PVCC is required) connected to PGND. For proper operation the PVCC capacitor must be within 150 mils of the PVCC and the PGND pins, and be connected to these pins with dedicated traces. The internal series linear regulator's input (VIN) can range between 3.3V to 20V ±10%. The internal

13

linear regulator is to provide power for both the internal MOSFET drivers through the PVCC pin and the analog circuitry through the VCC pin. The VCC pin should be connected to the PVCC pin with an RC filter to prevent high frequency driver switching noise from entering the analog circuitry. When VIN drops below 5.6V, the pass element will saturate; PVCC will track VIN, minus the dropout of the linear regulator: PVCC = VIN-2xI<sub>VIN</sub>. When used with an external 5V supply, the VIN pin should be tied directly to PVCC.

#### External Series Linear Regulator

The EXDRV pin provides sinking drive capability for an external pass element linear regulator controller. The external linear options are especially useful when the internal linear dropout is too large for a given application. When using the external linear regulator option, the EXDRV pin should be connected to the gate of a PMOS device, and a resistor should be connected between its gate and source. A resistor and a capacitor should be connected from gate to source to compensate the control loop. A PNP device can be used instead of a PMOS device in which case the EXDRV pin should be connected to the base of the PNP pass element. The maximum sinking capability of the EXDRV pin is 0.5mA, and should not be exceeded if using an external resistor for a PMOS device. The designer should take care in designing a stable system when using external pass elements. The VCC pin should be connected to the PVCC pin with an RC filter to prevent high frequency driver switching noise from entering the analog circuitry.

#### High Speed MOSFET Gate Driver

The integrated driver has similar drive capability and features to Intersil's ISL6605 stand alone gate driver. The PWM tri-state feature helps prevent a negative transient on the output voltage when the output is being shut down. This eliminates the Schottky diode that is used in some systems for protecting the microprocessor from reversed-outputvoltage damage. See the ISL6605 datasheet for specification parameters that are not defined in the current ISL8118 electrical specifications table.

A 1-2 $\Omega$  resistor is recommended to be in series with the bootstrap diode when using VCCs above 5.0V to prevent the bootstrap capacitor from overcharging due to the negative swing of the trailing edge of the LX node.

#### Margining Control

When MARGIN is pulled high or low, the positive or negative margining functionality is respectively enabled. When MARGIN is left floating, the function is disabled. Upon positive margining, an internal buffer drives the OFSN pin from VCC to maintain OFSP at 0.591V. The resistor divider, R<sub>MARG</sub> and R<sub>OFSP</sub>, causes the voltage at OFSN to be increased. Similarly, upon Negative margining, an internal buffer drives the OFSP pin from VCC to maintain OFSN at 0.591V. The resistor divider, R<sub>MARG</sub> and R<sub>OFSN</sub>, causes

FN6325.0

August 1, 2006

the voltage at OFSP to be increased. In both modes the voltage difference between OFSP and OFSN is then sensed with an instrumentation amplifier and is converted to the desired margining voltage by a 5:1 ratio. The maximum designed margining range of the ISL8118 is  $\pm 200 \text{mV}$ , this sets the MINIMUM value of  $R_{OFSP}$  or  $R_{OFSN}$  at approximately 5.9k for an  $R_{MARG}$  of 10k for a MAXIMUM of 1V across  $R_{MARG}$ .

The OFS pins are completely independent and can be set to different margining levels. The maximum usable reference voltage for the ISL8118 is VCC - 1.8V, and should not be exceeded when using the margining functionality, i.e, VBFF MARG < VCC - 1.8V.

$$V_{MARG\_POS} = \frac{V_{REF}}{5} \bullet \frac{R_{MARG}}{R_{OFSP}}$$

$$V_{MARG\_NEG} = \frac{V_{REF}}{5} \bullet \frac{R_{MARG}}{R_{OFSN}}$$

An alternative calculation provides for a desired percentage change in the output voltage when using the internal 0.591V reference:

$$V_{PCT\_POS} = 20 \bullet \frac{R_{MARG}}{R_{OFSP}}$$
  $V_{PCT\_NEG} = 20 \bullet \frac{R_{MARG}}{R_{OFSN}}$ 

When not used in a design OFSP, OFSN, and MARGIN should be left floating. To prevent damage to the part, OFSP and OFSN should not be tied to VCC or PVCC.

#### Reference Output Buffer

The internal buffer's output tracks the unmargined system reference. It has a 19mA drive capability, with maximum and minimum output voltage capabilities of VCC and GND respectively. Its capacitive loading can range from  $1\mu F$  to above  $17.6\mu F$ , which is designed for 1 to 8 DIMM systems in DDR (Dual Data Rate) applications.  $1\mu F$  of capacitance should always be present on REFOUT. It is not designed to drive a resistive load and any such load added to the system should be kept above  $300k\Omega$  total impedance.

# Reference Input

The REFIN pin allows the user to bypass the internal 0.591V reference with an external reference. Asynchronously if REFIN is NOT within ~800mV of VCC, the external reference pin is used as the control reference instead of the internal 0.591V reference. The minimum usable REFIN voltage is ~60mV while the maximum is VCC - 1.8V - VMARG (if present). The limitation is set by the error amplifier's maximum common mode input range of VCC - 1.8V for the industrial temperature ranges.



FIGURE 5. SIMPLIFIED REFERENCE BUFFER

#### Internal Reference and System Accuracy

The internal reference is trimmed to 0.591V. The total DC system accuracy of the system is within 0.85% over commercial temperature range, and 1.25% over industrial temperature range. System accuracy includes error amplifier offset, OTA error, and bandgap error. Differential remote sense offset error is not included. As a result, if the differential remote sense is used, then an extra 3mV of offset error enters the system. The use of REFIN may add up to 1.8mV of additional offset error.

#### Differential Remote Sense Buffer

The differential remote sense buffer is essentially an instrumentation amplifier with unity gain. The offset is trimmed to 3mV for high system accuracy. As with any instrumentation amplifier typically  $6\mu A$  are sourced from the VSENSN pin. The output of the remote sense buffer is connected directly to the internal OV/UV comparator. As a result, a resistor divider should be placed on the input of the buffer for proper regulation, as shown in Figure 6. The VDIFF pin should be connected to the FB pin by a standard feed-back network. A small capacitor,  $c_{\text{SEN}}$  in Figure 6, can be added to filter out noise, typically  $c_{\text{SEN}}$  is chosen so the corresponding time constant does not reduce the overall phase margin of the design, typically this is 2x to 10x switching frequency of the regulator.

As some applications will not use the differential remote sense, the output of the remote sense buffer can be disabled (high impedance) by pulling VSENSN within 800mV of VCC. As the VDIFF pin is connected internally to the OV/UV/PGOOD comparator, an external resistor divider must then be connected to VDIFF to provide correct voltage information for the OV/UV comparator. An RC filter should be used if VDIFF is to be connected directly to FB instead of to VOUT through a separate resistor divider network. This filter prevents noise injection from disturbing the OV/UV/PGOOD comparators on VDIFF. VDIFF may also be connected to the SS pin, which completely bypasses the OV/UV/PGOOD functionality.

intersil FN6325.0
August 1, 2006

14



FIGURE 6. SIMPLIFIED UNITY GAIN DIFFERENITAL SENSING IMPLEMENTATION

# **Application Guidelines**

### Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible using ground plane construction or single point grounding.



FIGURE 7. PRINTED CIRCUIT BOARD POWER AND GROUND PLANES OR ISLANDS

Figure 7 shows the critical power components of the converter. To minimize the voltage overshoot/undershoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The

components shown in Figure 8 should be located as close together as possible. Please note that the capacitors  $C_{IN}$  and  $C_O$  each represent numerous physical capacitors. Locate the ISL8118 within 3 inches of the MOSFETs, Q1 and Q2. The circuit traces for the MOSFETs' gate and source connections from the ISL8118 must be sized to handle up to 4A peak current.

Proper grounding of the IC is important for correct operation in noisy environments. The PGND pin should be connected to board ground at the source of the bottom side MOSFET with a wide short trace. The GND pin should be connected to a large copper fill under the IC which is subsequently connected to board ground at a quite location on the board, typically found at an input or output bulk (electrolytic) capacitor.



FIGURE 8. PRINTED CIRCUIT BOARD SMALL SIGNAL LAYOUT GUIDELINES

Figure 8 shows the circuit traces that require additional layout consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage current paths on the SS pin and locate the capacitor,  $C_{SS}$ 

close to the SS pin (as described earlier) as the internal current source is only  $38\mu A$ . Provide local decoupling between PVCC and PGND pins as described earlier. Locate the capacitor,  $C_{BOOT}$  as close as practical to the BOOT and LX pins.

#### Compensating the Converter

The ISL8118 single-phase converter is a voltage-mode controller. This section highlights the design considerations for a voltage-mode controller requiring external compensation. To address a broad range of applications, a type-3 feedback network is recommended (see Figure 9).



FIGURE 9. COMPENSATION CONFIGURATION FOR ISL8118
WHEN USING DIFFERENTIAL REMOTE SENSE

Figure 10 highlights the voltage-mode control loop for a synchronous-rectified buck converter, when using an internal differential remote sense amplifier. The output voltage  $(\mathsf{V}_{OUT})$  is regulated to the reference voltage, VREF, level. The error amplifier output (COMP pin voltage) is compared with the oscillator (OSC) triangle wave to provide a pulse-width modulated wave with an amplitude of  $\mathsf{V}_{IN}$  at the LX node. The PWM wave is smoothed by the output filter (L and C). The output filter capacitor bank's equivalent series resistance is represented by the series resistor ESR.

The modulator transfer function is the small-signal transfer function of  $V_{OUT}/V_{COMP}$ . This function is dominated by a DC gain, given by  $d_{MAX}V_{IN}/V_{OSC}$ , and shaped by the output filter, with a double pole break frequency at  $F_{LC}$  and a zero at  $F_{CE}$ . For the purpose of this analysis C and ESR represent the total output capacitance and its equivalent series resistance.

$$F_{LC} = \frac{1}{2\pi \cdot \sqrt{L \cdot C}} \hspace{1cm} F_{CE} = \frac{1}{2\pi \cdot C \cdot \text{ESR}}$$



FIGURE 10. VOLTAGE-MODE BUCK CONVERTER COMPENSATION DESIGN

The compensation network consists of the error amplifier (internal to the ISL8118) and the external  $R_1\text{-}R_3,\,C_1\text{-}C_3$  components. The goal of the compensation network is to provide a closed loop transfer function with high 0dB crossing frequency ( $F_0$ ; typically 0.1 to 0.3 of  $F_{SW}$ ) and adequate phase margin (better than 45°). Phase margin is the difference between the closed loop phase at  $F_{0dB}$  and 180°. The equations that follow relate the compensation network's poles, zeros and gain to the components ( $R_1,\,R_2,\,R_3,\,C_1,\,C_2,\,$  and  $C_3$ ) in Figures 9 and 10. Use the following guidelines for locating the poles and zeros of the compensation network:

1. Select a value for R $_1$  (1k $\Omega$  to 10k $\Omega$ , typically). Calculate value for R $_2$  for desired converter bandwidth (F $_0$ ). If setting the output voltage to be equal to the reference set voltage as shown in Figure 9, the design procedure can be followed as presented. However, when setting the output voltage via a resistor divider placed at the input of the differential amplifier (as shown in Figure 10), in order to compensate for the attenuation introduced by the resistor divider, the below obtained R $_2$  value needs be multiplied by a factor of (R $_0$ S+R $_F$ B)/R $_0$ S. The remainder of the calculations remain unchanged, as long as the compensated R $_2$  value is used.

$$R_2 = \frac{V_{OSC} \cdot R_1 \cdot F_0}{d_{MAX} \cdot V_{IN} \cdot F_{LC}}$$

intersil

A small capacitor,  $c_{SEN}$  in Figure 10, can be added to filter out noise, typically  $c_{SEN}$  is chosen so the corresponding time constant does not reduce the overall phase margin of the design, typically this is 2x to 10x switching frequency of the regulator. As the ISL8118 supports 100% duty cycle,  $d_{MAX}$  equals 1. The ISL8118 also uses feed-forward compensation, as such  $V_{OSC}$  is equal to 0.16 multiplied by the voltage at the VFF pin. When tieing VFF to  $V_{IN}$  the above equation simplifies to:

$$R_2 = \frac{0.16 \cdot R_1 \cdot F_0}{F_{LC}}$$

2. Calculate  $C_1$  such that  $F_{Z1}$  is placed at a fraction of the  $F_{LC}$ , at 0.1 to 0.75 of  $F_{LC}$  (to adjust, change the 0.5 factor to desired number). The higher the quality factor of the output filter and/or the higher the ratio  $F_{CE}/F_{LC}$ , the lower the  $F_{Z1}$  frequency (to maximize phase boost at  $F_{LC}$ ).

$$C_1 = \frac{1}{2\pi \cdot R_2 \cdot 0.5 \cdot F_{LC}}$$

3. Calculate C2 such that FP1 is placed at FCF.

$$C_2 = \frac{C_1}{2\pi \cdot R_2 \cdot C_1 \cdot F_{CF} - 1}$$

4. Calculate R<sub>3</sub> such that F<sub>Z2</sub> is placed at F<sub>LC</sub>. Calculate C<sub>3</sub> such that F<sub>P2</sub> is placed below F<sub>SW</sub> (typically, 0.5 to 1.0 times F<sub>SW</sub>). F<sub>SW</sub> represents the regulator's switching frequency. Change the numerical factor to reflect desired placement of this pole. Placement of F<sub>P2</sub> lower in frequency helps reduce the gain of the compensation network at high frequency, in turn reducing the HF ripple component at the COMP pin and minimizing resultant duty cycle jitter.

$$R_3 = \frac{R_1}{\frac{F_{SW}}{F_{LC}} - 1}$$

$$C_3 = \frac{1}{2\pi \cdot R_3 \cdot 0.7 \cdot F_{SW}}$$

It is recommended that a mathematical model is used to plot the loop response. Check the loop gain against the error amplifier's open-loop gain. Verify phase margin results and adjust as necessary. The following equations describe the frequency response of the modulator  $(G_{MOD})$ , feedback compensation  $(G_{FB})$  and closed-loop response  $(G_{CL})$ :

$$\begin{split} G_{MOD}(f) &= \frac{d_{MAX} \cdot V_{IN}}{V_{OSC}} \cdot \frac{1 + s(f) \cdot ESR \cdot C}{1 + s(f) \cdot (ESR + DCR) \cdot C + s^2(f) \cdot L \cdot C} \\ G_{FB}(f) &= \frac{1 + s(f) \cdot R_2 \cdot C_1}{s(f) \cdot R_1 \cdot (C_1 + C_2)} \cdot \\ &= \frac{1 + s(f) \cdot (R_1 + R_3) \cdot C_3}{(1 + s(f) \cdot R_3 \cdot C_3) \cdot \left(1 + s(f) \cdot R_2 \cdot \left(\frac{C_1 \cdot C_2}{C_1 + C_2}\right)\right)} \\ G_{CL}(f) &= G_{MOD}(f) \cdot G_{FB}(f) \qquad \text{where, } s(f) = 2\pi \cdot f \cdot j \end{split}$$

As before when tieing VFF to VIN terms in the above equations can be simplified as follows:

$$\frac{d_{MAX} \cdot V_{IN}}{V_{OSC}} = \frac{1 \cdot V_{IN}}{0.16 \cdot V_{IN}} = 6.25$$

#### **COMPENSATION BREAK FREQUENCY EQUATIONS**

$$\begin{split} F_{Z1} &= \frac{1}{2\pi \cdot R_2 \cdot C_1} & F_{P1} &= \frac{1}{2\pi \cdot R_2 \cdot \frac{C_1 \cdot C_2}{C_1 + C_2}} \\ F_{Z2} &= \frac{1}{2\pi \cdot (R_1 + R_3) \cdot C_3} & F_{P2} &= \frac{1}{2\pi \cdot R_3 \cdot C_3} \end{split}$$

Figure 11 shows an asymptotic plot of the DC/DC converter's gain vs. frequency. The actual modulator gain has a high gain peak dependent on the quality factor (Q) of the output filter, which is not shown. Using the above guidelines should yield a compensation gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at  $F_{P2}$  against the capabilities of the error amplifier. The closed loop gain,  $G_{CL}$ , is constructed on the log-log graph of Figure 11 by adding the modulator gain,  $G_{MOD}$  (in dB), to the feedback compensation gain,  $G_{FB}$  (in dB). This is equivalent to multiplying the modulator transfer function and the compensation transfer function and then plotting the resulting gain.



FIGURE 11. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN

A stable control loop has a gain crossing with close to a -20dB/decade slope and a phase margin greater than 45°. Include worst case component variations when determining phase margin. The mathematical model presented makes a number of approximations and is generally not accurate at frequencies approaching or exceeding half the switching frequency. When designing compensation networks, select target crossover frequencies in the range of 10% to 30% of the switching frequency, F<sub>SW</sub>.

# Component Selection Guidelines

#### **Output Capacitor Selection**

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout.

Modern microprocessors produce transient load rates above 1A/ns. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (effective series resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. For example, Intel recommends that the high frequency decoupling for the Pentium Pro be composed of at least forty (40)  $1.0\mu F$  ceramic capacitors in the 1206 surface-mount package. Follow on specifications have only increased the number and quality of required ceramic decoupling capacitors.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor.

# **Output Inductor Selection**

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations:

18

$$\Delta I = \frac{V_{IN} - V_{OUT}}{F_{S} \times L} \bullet \frac{V_{OUT}}{V_{IN}}$$
  $\Delta V_{OUT} = \Delta I \times ESR$ 

Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.

One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the ISL8118 will provide either 0% or 100% duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required.

The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load:

$$t_{\text{RISE}} = \frac{L_{\text{O}} \times I_{\text{TRAN}}}{V_{\text{IN}} - V_{\text{OUT}}} \qquad \quad t_{\text{FALL}} = \frac{L_{\text{O}} \times I_{\text{TRAN}}}{V_{\text{OUT}}}$$

where:  $I_{TRAN}$  is the transient load current step,  $t_{RISE}$  is the response time to the application of load, and  $t_{FALL}$  is the response time to the removal of load. With a lower input source such as 1.8V or 3.3V, the worst case response time can be either at the application or removal of load and dependent upon the output voltage setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time.

#### Input Capacitor Selection

Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time Q1 turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of Q1 and the source of Q2.

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately below.

$$\label{eq:Inreduced_INRMS} I_{IN,\,RMS} \,=\, \sqrt{I_O^2(D-D^2) + \frac{\Delta I^2}{12}D} \qquad \qquad D \,=\, \frac{V_O}{VIN}$$

OR

intersil



FIGURE 12. INPUT-CAPACITOR CURRENT MULTIPLIER FOR SINGLE-PHASE BUCK CONVERTER

For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MV-GX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested.

#### MOSFET Selection/Considerations

The ISL8118 requires 2 N-Channel power MOSFETs. These should be selected based upon  $r_{DS(ON)}$ , gate supply requirements, and thermal management requirements.

In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power

dissipation for both the top and the bottom MOSFETs. These losses are distributed between the two MOSFETs according to duty factor (see the equations below). The upper MOSFET exhibits turn-on and turn-off switching losses as well as the reverse recover loss, while the synchronous rectifier exhibits body-diode conduction losses during the leading and trailing edge dead times.

$$\begin{split} & P_{BOTTOM} = \left(I_{O}^{2} + \frac{\Delta I^{2}}{12}\right) \bullet \frac{r_{DS(ON)B}}{N_{B}} \bullet (1 - D) + P_{DEAD} \\ & P_{DEAD} = \left[\left(I_{O} + \frac{\Delta I}{12}\right) \bullet V_{DT} \bullet t_{DT} + \left(I_{O} - \frac{\Delta I}{12}\right) \bullet V_{DB} \bullet t_{DB}\right] \bullet F_{S} \\ & P_{TOP} = \left(I_{O}^{2} + \frac{\Delta I^{2}}{12}\right) \bullet \frac{r_{DS(ON),T}}{N_{T}} \bullet D + P_{SW} + P_{Qrr} \\ & P_{SW} = \left[\left(I_{O} + \frac{\Delta I}{12}\right) \bullet t_{OFF} + \left(I_{O} - \frac{\Delta I}{12}\right) \bullet t_{ON}\right] \bullet VIN \bullet F_{S} \\ & P_{Orr} = Q_{rr} \bullet VIN \bullet F_{S} \end{split}$$

where D is the duty cycle =  $V_O$  / VIN;  $Q_{rr}$  is the reverse recover charge;  $t_{DL}$  and  $t_{DT}$  are leading and trailing edge dead time, and  $t_{ON}$  &  $t_{OFF}$  are the switching intervals.

These equations do not include the gate-charge losses that are proportional to the total gate charge and the switching frequency and partially dissipated by the internal gate resistance of the MOSFETs. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.

# ISL8118 DC/DC Converter Application Circuit

Detailed information on the application circuit, including a complete Bill-of-Materials and circuit board description, can be found in application note AN1204. See Intersil's home page on the web: http://www.intersil.com.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

# Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)



L28.5x5
28 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VHHD-1 ISSUE I)

|        | MILLIMETERS |          |      |       |
|--------|-------------|----------|------|-------|
| SYMBOL | MIN         | NOMINAL  | MAX  | NOTES |
| Α      | 0.80        | 0.90     | 1.00 | -     |
| A1     | -           | 0.02     | 0.05 | -     |
| A2     | -           | 0.65     | 1.00 | 9     |
| A3     |             | 0.20 REF |      | 9     |
| b      | 0.18        | 0.25     | 0.30 | 5,8   |
| D      |             | 5.00 BSC |      | -     |
| D1     |             | 4.75 BSC |      | 9     |
| D2     | 2.95        | 3.10     | 3.25 | 7,8   |
| E      | 5.00 BSC    |          |      | -     |
| E1     |             | 4.75 BSC |      | 9     |
| E2     | 2.95        | 3.10     | 3.25 | 7,8   |
| е      |             | 0.50 BSC |      | -     |
| k      | 0.20        | -        | -    | -     |
| L      | 0.50        | 0.60     | 0.75 | 8     |
| N      | 28          |          |      | 2     |
| Nd     | 7           |          |      | 3     |
| Ne     |             | 7        |      | 3     |
| Р      | -           | -        | 0.60 | 9     |
| θ      | -           | -        | 12   | 9     |

Rev. 1 11/04

# NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd and Ne refer to the number of terminals on each D and E.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
- 9. Features and dimensions A2, A3, D1, E1, P &  $\theta$  are present when Anvil singulation method is used and not present for saw singulation.